Jason
af1af3bb91
Fix XDC for timing closure: add hold waivers, remove stale constraints
Build 3 on XC7A200T-2FBG484I achieves full timing closure:
- WNS +0.040ns (setup), WHS +0.036ns (hold), 0 failing endpoints
- Add 3 hold false-path waivers for ODDR/BUFIO I/O boundaries
(DAC clk_120m→dac_clk_fwd, FT601 ft601_clk_in→ft601_clk_fwd,
ADC adc_d_p→adc_dco_p) — all artifacts of STA modeling
- Comment out ft601_be[2:3] pins (RTL only drives [1:0])
- Remove CIC multicycle paths (DSP48E1 cells not matchable)
- Add -quiet to IOB properties for tristate/optimized registers
2026-03-16 23:04:16 +02:00
..
2026-03-16 23:04:16 +02:00
2026-03-16 22:24:34 +02:00
2026-03-16 22:24:22 +02:00
2026-03-16 01:02:07 +02:00
2026-03-09 00:17:39 +00:00
2026-03-15 17:37:59 +02:00
2026-03-16 15:02:35 +02:00
2026-03-16 22:24:22 +02:00
2026-03-16 22:24:22 +02:00
2026-03-16 15:02:35 +02:00
2026-03-16 18:14:06 +02:00
2026-03-16 19:08:16 +02:00
2026-03-09 00:17:39 +00:00
2026-03-09 00:17:39 +00:00
2026-03-15 14:53:35 +02:00
2026-03-16 15:02:35 +02:00
2026-03-16 10:25:07 +02:00
2026-03-16 10:25:07 +02:00
2026-03-16 22:24:06 +02:00
2026-03-09 00:17:39 +00:00
2026-03-15 17:37:59 +02:00
2026-03-10 01:31:50 +00:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-09 00:17:39 +00:00
2026-03-16 19:15:23 +02:00
2026-03-16 10:25:07 +02:00
2026-03-16 22:24:06 +02:00
2026-03-15 06:14:04 +02:00
2026-03-15 13:37:10 +02:00
2026-03-16 22:24:06 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 01:02:07 +02:00
2026-03-09 00:17:39 +00:00
2026-03-15 13:37:10 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 19:53:40 +02:00
2026-03-16 22:24:22 +02:00
2026-03-15 14:53:35 +02:00
2026-03-16 10:25:07 +02:00